dc.contributor.advisor |
Mahfuzul Aziz, Dr. Syed |
|
dc.contributor.author |
Hamidur Rahman |
|
dc.date.accessioned |
2015-10-18T10:02:30Z |
|
dc.date.available |
2015-10-18T10:02:30Z |
|
dc.date.issued |
1998-11 |
|
dc.identifier.uri |
http://lib.buet.ac.bd:8080/xmlui/handle/123456789/1029 |
|
dc.description.abstract |
BiCMOS circuits are used to increase the output drive capability of CMOS
circuits while retaining the inherent advantages of CMOS logic. These include the low
power dissipation and high packing density of CMOS logic. The introduction of bipolar
devices at the output stages of CMOS circuits increases the speed of operation.
However, the existence of both MOS and bipolar devices gives rise to additional
complexity in fabrication. This also results in complex failure modes and fault
behaviors in BiCMOS circuits. Fault characterization of VLSI circuits is essential so
that quick fault detection and recovery are possible.
Although the fault characterization of conventional BiCMOS has been carried
out by several researchers, that of full-swing BiCMOS logic circuits is by no means
complete. Only faults in the logic MOS devices and bipolar drivers of a class of low
capacitance full-swing BiCMOS circuits have so far been reported. Also, these results
were not verified for various logic gates.
This thesis examines the behavior of low capacitance full-swing BiCMOS logic
circuits under single.stuck faults in logic MOS, additional MOS and bipolar devices.
Also these faults are examined in more than one logic gate so that the behavior can be
generalized. |
en_US |
dc.language.iso |
en |
en_US |
dc.publisher |
Department of Electrical and Electronic Engineering |
en_US |
dc.subject |
Testability of biCMOS logic circuits |
en_US |
dc.title |
Investigation into the testability of biCMOS logic circuits for faults in the additional MOS devices |
en_US |
dc.type |
Thesis-MSc |
en_US |
dc.contributor.id |
9406211 P |
en_US |
dc.identifier.accessionNumber |
92830 |
|
dc.contributor.callno |
623.9732/HAM/1998 |
en_US |