dc.contributor.advisor |
Mia, Dr. Md. Abul Kashem |
|
dc.contributor.author |
Azad, A. K. M. |
|
dc.date.accessioned |
2015-11-25T05:45:21Z |
|
dc.date.available |
2015-11-25T05:45:21Z |
|
dc.date.issued |
2005-08 |
|
dc.identifier.uri |
http://lib.buet.ac.bd:8080/xmlui/handle/123456789/1377 |
|
dc.description.abstract |
The designer of an integrated circuit (IC) transforms a circuit description to a geometric
description, called the VLSI layout. The task of converting the specification of an
electrical circuit into a layout is called the physical design. In physical design cycle a
circuit specification is converted into a VLSI layout in the four phases: partitioning, floorplanning,
routing (global routing and detailed routing) and compaction. A large circuit is
divided into a set of smaller blocks and the interconnections (nets) between them in the
partitioning phase. Each block is then placed (floorplanning phase) in a plane so that
interconnections can be routed (routing phase) through the remaining space. Most of the
works that appear in the literature deal floorplanning and global routing in two different
phases. Although there are some linear time floorplanning algorithms, but the known best
algorithms for global routing and detailed routing run in O(N2) time, where N is the
number of given nets. In this thesis, we present an integrated algorithm based on
orthogonal drawing of plane graph that handle floorplanning and global routing in a
single phase. The time complexity of our algorithm is linear. We also develop a linear
time detailed routing algorithm. |
en_US |
dc.language.iso |
en |
en_US |
dc.publisher |
Department of Computer Science and Engineering, BUET |
en_US |
dc.subject |
Alogorithms - Floor - Planning |
en_US |
dc.title |
Linear time algorithms for floor-planning and routing problems |
en_US |
dc.type |
Thesis-MSc |
en_US |
dc.contributor.id |
9605039 P |
en_US |
dc.identifier.accessionNumber |
100900 |
|
dc.contributor.callno |
005.1/AZA/2005 |
en_US |