DSpace Repository

VHDL based modeling and design of parameterizable multipliers for testability

Show simple item record

dc.contributor.advisor Mahfuzul Aziz, Dr. Sayed
dc.contributor.author Arif Shams, Shaikh
dc.date.accessioned 2017-01-11T04:09:48Z
dc.date.available 2017-01-11T04:09:48Z
dc.date.issued 1998-08
dc.identifier.uri http://lib.buet.ac.bd:8080/xmlui/handle/123456789/4255
dc.description.abstract Full custom design of VLSI circuits is very time consuming and costly. Such a - design for a target process cannot be reused for fabrication even in a scaled down version of the same process. This makes the approach less attractive, since the complete chip has to be redesigned for the process. As a result, language based design approach has gained tremendous popularity because of the versatility and portability of such designs. Sophisticated CAD tools are being developed to automate the design procedure of complex integrated circuits. This thesis presents the VlIDL (VHSIC Hardware Description Language) based design of a parallel multiplier of variable operand wordlengths. The multipliers are very easily testable with only 19 vectors irrespective of the operand size. All the single stuckat faults in the multiplier can be tested with these vectors. The VlIDL code for 'the proposed multiplier can be incorporated into logic synthesis tools for the automatic generation of multiplier macrocells within a few minutes. en_US
dc.language.iso en en_US
dc.publisher Department of Electrical and Electronic Engineering (EEE), BUET en_US
dc.subject VHDL based modeling en_US
dc.subject Parameterizable multiplier - Testability en_US
dc.title VHDL based modeling and design of parameterizable multipliers for testability en_US
dc.type Thesis-MSc en_US
dc.contributor.id 9406214 P en_US
dc.identifier.accessionNumber 92535
dc.contributor.callno 623.84151/ARI/1998 en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search BUET IR


Advanced Search

Browse

My Account